# VLSI Design project

# Realtime Seizure Detector Based on MCMC and GMM algorithms

Technion ECE VLSI Lab

Ofri Zilberberg Amit Ben Sinai

Main project supervisor: Shahar Gino

Project number: 7416

# Contents

| Introduction                                                    | 6  |
|-----------------------------------------------------------------|----|
| Algorithmic Background                                          | 6  |
| Markov-Chain Monte-Carlo (MCMC)                                 | 6  |
| Metropolis-Hastings (MH)                                        | 8  |
| Gaussian Mixture Model (GMM)                                    | 10 |
| Support Vector Machine (SVM)                                    | 12 |
| AMBA APB                                                        | 14 |
| Paper study                                                     | 18 |
| Accelerator Implementation                                      | 21 |
| Seizure Regfile:                                                | 21 |
| Parameter Calculation Unit                                      | 24 |
| Overview and Purpose:                                           | 24 |
| Functional Details:                                             | 24 |
| Input and Preprocessing:                                        | 24 |
| Mean Calculation:                                               | 25 |
| Standard Deviation Calculation:                                 | 25 |
| Finite State Machine (FSM) in the Parameter Calculation Module: | 25 |
| FSM Operation and State Transitions:                            | 25 |
| FSM Synchronization and Decision Logic                          | 26 |
| Performance and Efficiency                                      | 26 |
| Conclusion:                                                     | 27 |
| Integration with the Seizure Detection Pipeline:                | 27 |
| Synchronization and Control:                                    | 27 |
| Challenges and Solutions:                                       | 27 |
| Design Benefits:                                                | 28 |
| Mean Calculation Unit:                                          | 29 |
| Purpose and Role:                                               | 29 |
| Functional Overview:                                            | 29 |
| Integration with the Parameter Calculation Unit:                | 30 |
| Hardware Design and Optimization:                               | 30 |
| Challenges and Solutions:                                       | 30 |
| Impact on the Seizure Detection Accelerator:                    | 31 |

| Conclusion:                                              | 31 |
|----------------------------------------------------------|----|
| Standard Deviation Calculation Unit:                     | 32 |
| Purpose and Role:                                        | 32 |
| Functional Overview:                                     | 32 |
| Hardware Design and Efficiency:                          | 33 |
| Integration with the Parameter Calculation Unit:         | 34 |
| Challenges and Solutions:                                | 34 |
| Role in the Seizure Detection Pipeline:                  | 34 |
| Impact and Importance:                                   | 34 |
| Conclusion:                                              | 35 |
| MCMC module:                                             | 36 |
| MCMC Sample Generator                                    | 36 |
| Purpose and Role                                         | 36 |
| Functional Overview                                      | 36 |
| Hardware Design and Efficiency                           | 37 |
| Integration with the Parameter Calculation Unit          | 37 |
| Challenges and Solutions                                 | 37 |
| Role in the Seizure Detection Pipeline                   | 38 |
| Impact and Importance                                    | 38 |
| Conclusion                                               | 38 |
| Distance Calculation and Threshold Comparison module:    | 39 |
| Purpose and Role                                         | 39 |
| Functional Overview                                      | 39 |
| Hardware Design and Efficiency                           | 40 |
| Integration with the Parameter Calculation Unit and MCMC | 40 |
| Challenges and Solutions                                 | 40 |
| Role in the Seizure Detection Pipeline                   | 41 |
| Conclusion                                               | 41 |
| Seizure Core module:                                     | 42 |
| Purpose and Role:                                        | 42 |
| Integration of Components                                | 43 |
| Parameter Calculation Unit:                              | 43 |
| Global FSM:                                              | 43 |

|      | Functional Flow:                                                    | .44  |
|------|---------------------------------------------------------------------|------|
|      | Design Challenges and Solutions:                                    | .44  |
|      | Impact on the Seizure Detection Accelerator:                        | .44  |
|      | Conclusion:                                                         | .45  |
| S    | eizure Top module:                                                  | . 46 |
|      | Purpose and Role:                                                   | .46  |
|      | Integration of Submodules                                           | .47  |
|      | Seizure Core Module:                                                | .47  |
|      | Seizure Regfile Module:                                             | .47  |
|      | Functional Overview:                                                | .47  |
|      | Design Challenges and Solutions:                                    | .48  |
|      | Impact on the Seizure Detection Accelerator:                        | .48  |
|      | Conclusion:                                                         | .48  |
| Perf | ormance:                                                            | .49  |
| Ρ    | erformance Analysis of the "Mean Calculation" Module:               | . 49 |
|      | Performance Analysis of the "Mean Calculation" Module               | .49  |
|      | Clock Cycle Performance:                                            | .49  |
|      | Scalability to 128 Inputs:                                          | .50  |
|      | Behavioral Observations from the Waveform:                          | .50  |
|      | Latency and Throughput:                                             | .50  |
|      | Real-Time Processing and Applicability:                             | .51  |
|      | Conclusion:                                                         | .51  |
| Ρ    | erformance Analysis of the "Standard Deviation Calculation" Module: | .52  |
|      | Clock Cycle Performance:                                            | .52  |
|      | Phases of Operation:                                                | .52  |
|      | Scalability to 128 Inputs:                                          | .53  |
|      | Behavioral Observations from the Waveform:                          | .53  |
|      | Latency and Throughput:                                             | .54  |
|      | Real-Time Processing and Applicability:                             | .54  |
|      | Conclusion:                                                         | .54  |
| Ρ    | erformance Analysis of the "Parameter Calculation" Module           | .55  |
|      | Clock Cycle Performance:                                            | .55  |
|      | Phases of Operation:                                                | .56  |

| Scalability to 256 Inputs:                                                         | 56 |
|------------------------------------------------------------------------------------|----|
| Behavioral Observations from the Waveform:                                         | 57 |
| Latency and Throughput:                                                            | 57 |
| Real-Time Processing and Applicability:                                            | 57 |
| Conclusion:                                                                        | 58 |
| Performance Analysis of the "MCMC" Module                                          | 58 |
| Functional Overview                                                                | 59 |
| Clock Cycle Performance                                                            | 59 |
| Scalability                                                                        | 59 |
| Behavioral Observations                                                            | 59 |
| Real-Time Applicability                                                            | 60 |
| Conclusion                                                                         | 60 |
| Performance Analysis of the "Distance Calculation and Threshold Comparison" Module | 60 |
| Clock Cycle Performance                                                            | 61 |
| Scalability                                                                        | 61 |
| Conclusion                                                                         | 61 |
| Synthesis                                                                          | 62 |
| FloorPlan                                                                          | 63 |
| Clock Tree Synthesis (CTS)                                                         | 64 |
| Area, Static Power, and Timing Analysis                                            | 64 |
| Area Analysis                                                                      | 64 |
| Static Power Analysis                                                              | 65 |
| Timing Analysis                                                                    | 66 |
| Conclusion:                                                                        | 66 |
| Summary:                                                                           | 67 |
| Next steps:                                                                        | 68 |
| Post-Synthesis Optimization and Timing Closure                                     | 68 |
| Hardware Validation on FPGA                                                        | 68 |
| Software Integration                                                               | 68 |
| System Testing with Full EEG Dataset                                               | 68 |
| Packaging and Power Optimization:                                                  | 68 |
| Future Research and Extensions:                                                    | 69 |
| References                                                                         | 60 |

### Introduction

# Algorithmic Background Markov-Chain Monte-Carlo (MCMC)

Markov Chain Monte Carlo (MCMC) is a statistical technique used for sampling from probability distributions. MCMC is useful in cases where direct sampling from a distribution (p(x)) is difficult or impossible. MCMC relies on the principles of Markov chains and random sampling to generate a sequence of samples that converge to the desired distribution (p(x)).

A Markov chain is a stochastic process where the probability of transitioning from one state to another depends only on the current state and not on how the system arrived at its current state.

Monte Carlo methods use random sampling to obtain numerical results. In the context of MCMC, Monte Carlo methods are employed to generate samples from a target probability distribution - p(x).

While "classical" Monte Carlo methods rely on computer-generated samples made up of independent observations, MCMC methods are used to generate sequences of dependent observations. These sequences are Markov chains, which explain the name of the methods.



The idea behind MCMC is to construct a Markov chain whose equilibrium distribution is the desired probability distribution. The Markov chain is <u>iteratively updated</u>, and the resulting sequence of states converges to the target distribution.

MCMC methods create samples from a continuous random variable (p(x)), with probability density proportional to a known function (f(x)).

MCMC is a general idea and there are a few different ways to construct the Markov chain where its steady state converges to the target distribution. The difference between MCMC algorithms is the method of designing the Markov chain. A commonly used MCMC algorithm is the Metropolis-Hastings algorithm, where at each iteration, a proposal state is generated, and the transition to the new state is accepted with a certain probability.

MCMC is widely used in Bayesian statistics for sampling from posterior distributions, which are often challenging to obtain analytically. It's also employed in various fields like physics, machine learning, and computational biology. The convergence of the Markov chain and the quality of the samples depend on the algorithm's design and the appropriate tuning of parameters.

# Metropolis-Hastings (MH)

Metropolis—Hastings algorithm is a Markov chain Monte Carlo (MCMC) method for obtaining a sequence of random samples from a probability distribution from which direct sampling is difficult to achieve.

The Metropolis–Hastings algorithm can draw samples from any probability distribution with probability density p(x), provided that we know a function f(x) proportional to the density p(x) and the values of f(x) can be calculated. The requirement that f(x) must only be proportional to the density, rather than exactly equal to it, makes the Metropolis–Hastings algorithm particularly useful, because calculating the necessary normalization constant (NC) is often extremely difficult in practice.

The Metropolis—Hastings algorithm generates a sequence of sample values in such a way that, as more and more sample values are produced, the distribution of values more closely approximates the desired distribution. These sample values are produced iteratively, with the distribution of the next sample being dependent only on the current sample value, thus making the sequence of samples into a Markov chain. Specifically, at each iteration, the algorithm picks a candidate for the next sample value based on the current sample value. Then, with some probability, the candidate is either accepted, in which case the candidate value is used in the next iteration, or it is rejected in which case the candidate value is discarded, and current value is reused in the next iteration. The probability of acceptance is determined by comparing the values of the function f(x) of the current and candidate sample values with respect to the desired distribution.

$$p(x) = \frac{f(x)}{NC}$$

p(x): Target probability distribution (difficult to sample).

f(x): Proportional to the distribution p(x) by an unknown ratio NC, the values of f(x) can be calculated.

q(x): Proposal distribution, specifying the probability of moving from  $x_{t-1}$  to x'.

The acceptance probability  $\alpha$  is calculated as the ratio of the unnormalized probabilities of the proposed and current samples, adjusted by the ratio of proposal probabilities:

$$\alpha = \min \left( 1, \frac{p(x') \ q(x_{t-1}|x')}{p(x_{t-1}) \ q(x'|x_{t-1})} \right)$$

#### Metropolis-Hasting Algorithm steps:

#### 1. Initialization:

Start with an Initial value  $X_0$ .

#### 2. Proposal:

At each iteration t, propose a new sample x' from a known proposal distribution  $q(x'|x_{t-1})$ , which defines the probability of moving from  $x_{t-1}$  to x'.

#### 3. Acceptance Probability:

Compute the acceptance probability ' $\alpha$ ' using the following formula:

$$\alpha = \min\left(1, \frac{p(x') \ q(x_{t-1}|x')}{p(x_{t-1}) \ q(x'|x_{t-1})}\right) = \min\left(1, \frac{\frac{f(x')}{NC} \ q(x_{t-1}|x')}{\frac{f(x_{t-1})}{NC} \ q(x'|x_{t-1})}\right)$$

$$= \min\left(1, \frac{f(x') \ q(x_{t-1}|x')}{f(x_{t-1}) \ q(x'|x_{t-1})}\right)$$

 $\alpha$  can be calculated because f(x), q(x) are known functions and NC is eliminated.

#### 4. Accept or Reject:

Generate a uniform random number  $\mu$  between 0 and 1.

If  $\mu \leq \alpha$ : accept the proposed sample x' by setting  $x_t = x'$ .

If  $\mu > \alpha$ : reject the proposed sample and set  $x_t = x_{t-1}$ .

#### 5. Iteration:

Repeat steps 2-4 for a specified number of iterations or until convergence is reached.

#### **Mathematical Explanation:**

The idea is that if the proposed sample is more likely under the target distribution p(x), and the proposal distribution  $q(x'|x_{t-1})$  is symmetric (i.e.  $q(x'|x_{t-1}) = q(x_{t-1}|x')$ ), then the acceptance probability ensures that the Markov chain converges to the desired distribution.

The algorithm relies on the Markov property and the acceptance-rejection mechanism to explore the parameter space effectively. Proper tuning of the proposal distribution is crucial for the algorithm's efficiency.

# Gaussian Mixture Model (GMM)

Gaussian Mixture Model (GMM) is a probabilistic model widely used in machine learning for clustering and density estimation. GMM assumes that the data is generated from a mixture of several Gaussian distributions. Each Gaussian component represents a cluster in the data, and GMM aims to probabilistically assign data points to these clusters.

The key idea behind GMM is that instead of assuming a single Gaussian distribution for the entire dataset, it models the data as a combination of multiple Gaussian distributions, each with its own mean and covariance. The weights associated with these distributions represent the probability of a data point belonging to a specific cluster.



The PDFs, which are the GMM's parameters, can be calculated using a MCMC algorithm. Because of that, MCMC can be employed to efficiently estimate the model parameters. Through the iterative generation of samples from the posterior distribution of the parameters, MCMC helps approximate the most likely parameter values given the observed data. This is particularly valuable for GMMs, where the number of components and their associated means, covariances, and weights need to be accurately determined from the data.

The Expectation-Maximization (EM) algorithm is commonly employed to estimate the parameters of the GMM. In the Expectation step, the algorithm computes the probability that each data point belongs to each cluster based on the current parameter estimates. In the Maximization step, it updates the parameters (mean, covariance, and weights) based on these probabilities. This iterative process continues until convergence.

GMMs are particularly useful in scenarios where the underlying data distribution is complex and cannot be adequately represented by a single Gaussian. They are flexible enough to model a wide variety of shapes and structures in the data, making them applicable in tasks such as image segmentation, speech recognition, and anomaly detection.

One notable feature of GMM is its soft assignment property, which allows it to express uncertainty in cluster assignments. Instead of forcing each data point into a single cluster, GMM assigns probabilities, reflecting the likelihood of a point belonging to each cluster. This property makes GMMs well-suited for situations where data points may belong to multiple clusters simultaneously.

Despite their effectiveness, GMMs have some limitations, such as the sensitivity to the choice of the number of Gaussian components and the assumption that clusters are spherical and have the same shape. Nonetheless, these challenges can be addressed by incorporating techniques like model selection criteria and covariance type variations.

# Support Vector Machine (SVM)

Support Vector Machine (SVM) represents a powerful and versatile class of machine learning algorithms with applications in both classification and regression tasks.

At its core, SVM aims to find the optimal hyper plane that best separates different classes in a dataset. This hyper plane is positioned to maximize the margin between classes, defined as the distance between the nearest data points of each class to the hyper plane. SVM excels in scenarios where the data is not linearly separable by employing a kernel trick, which implicitly maps the input features into a higher-dimensional space where a hyper plane can effectively separate the classes.



One of the key strengths of SVM lies in its ability to handle both linear and non-linear relationships between features, making it particularly suited for complex datasets. The algorithm seeks to strike a balance between achieving a wide margin and minimizing classification errors, leading to robust generalization performance on new, unseen data.

The SVM algorithm involves the optimization of a cost parameter, which influences the tradeoff between achieving a broader margin and allowing some misclassifications. Tuning this parameter is crucial in adapting the SVM to different types of datasets and achieving optimal performance. Despite its strengths, SVMs may face challenges in large-scale datasets due to computational complexity, and the choice of an appropriate kernel function requires careful consideration to avoid overfitting or underfitting. Nonetheless, SVMs have proven their effectiveness in various domains, including image recognition, text classification, and bioinformatics.

In conclusion, Support Vector Machines are a robust and versatile class of machine learning algorithms known for their ability to handle both linear and non-linear relationships in data. With their emphasis on maximizing the margin between classes, SVMs provide a powerful tool for accurate and reliable classification and regression tasks across diverse application domains.

#### AMBA APB

ARM's Advanced Microcontroller Bus Architecture (AMBA) is an open-standard specification that defines on-chip interconnects for system-on-a-chip (SoC) designs. It serves as a versatile solution for developing multi-processor designs, accommodating numerous controllers and components through a bus architecture. Despite its origins in microcontroller devices, AMBA has evolved to become a widely adopted standard in various ASIC and SoC parts, including applications processors found in modern mobile devices such as smartphones.

Within the AMBA framework, the Advanced Peripheral Bus (APB) plays a crucial role. APB is specifically designed for low-bandwidth control accesses, making it suitable for register interfaces on system peripherals. While sharing similarities with the Address and Data phases of the AHB, APB distinguishes itself by featuring a reduced, low-complexity signal list and being optimized for low-frequency systems with a narrow bit width (e.g., 32 bits).

The AMBA architecture incorporates clock and power management features, addressing crucial aspects of power efficiency and synchronization within the system. This ensures that AMBA-based designs can meet the stringent requirements of modern embedded systems.

AMBA APB is known for its compatibility and interoperability, allowing seamless integration with various components and systems. This flexibility contributes to the scalability of AMBA-based designs, making them suitable for a wide range of applications.

In addition to its technical merits, AMBA considers security aspects, including features for data integrity and secure access. This attention to security enhances the robustness of AMBA-based systems, making them suitable for applications where data protection is paramount.

The widespread adoption of AMBA APB in the industry is a testament to their reliability and effectiveness. The architecture adheres to industry standards and certifications, further solidifying its place in the development of high-performance embedded microcontrollers.

As technology evolves, so does the AMBA specification. Regular updates and versions ensure that AMBA remains adaptable to changing technology landscapes, maintaining its relevance in the dynamic field of system-on-chip design.

Developers benefit from a rich ecosystem surrounding AMBA, including development tools, simulators, and debugging capabilities. The availability of third-party tools and libraries further streamlines the design and implementation process, contributing to the success of AMBA-based projects.

Real-world applications showcase the effectiveness of AMBA APB. From automotive systems to consumer electronics, these architectures have been instrumental in the development of reliable and efficient embedded microcontroller products. The continued success and adoption of AMBA underscore its importance in shaping the future of on-chip communication standards.

#### AMBA APB main signals:

| Signal Name: | Width:                        | Description:                                                            |
|--------------|-------------------------------|-------------------------------------------------------------------------|
| PCLK         | 1                             | clock signal. All APB signals are timed against the rising edge of PCLK |
| PRESETn      | 1                             | reset signal and is active-LOW                                          |
| PADDR        | ADDR_WIDTH - Up to 32 bits    | APB address bus                                                         |
| PSELx        | 1                             | Select                                                                  |
| PENABLE      | 1                             | Enable                                                                  |
| PWRITE       | 1                             | APB write access when HIGH, APB read access when LOW                    |
| PWDATA       | DATA_WIDTH – 8, 16 or 32 bits | Write data bus                                                          |
| PRDATA       | DATA_WIDTH – 8, 16 or 32 bits | read data bus                                                           |
| PREADY       | 1                             | PREADY is used to extend an APB transfer by the Completer               |

Table

# Write Transfers:

with no wait states:



The setup phase of the write transfer occurs at T1. During this phase, the select signal PSEL is activated, which means that PADDR, PWRITE and PWDATA must be valid. The access phase of

the write transfer is depicted at T2, where PENABLE is activated. At the rising edge of PCLK, the completer signals PREADY, indicating that the write data will be accepted at T3. Throughout this process, PADDR, PWDATA, and any additional control signals must remain stable until the transfer concludes. Upon completion of the transfer, PENABLE is deactivated. Additionally, unless another transfer to the same peripheral is pending, PSEL is also deactivated.

#### With wait states:



Functions as without wait states, only that in the access phase, when PENABLE is HIGH, the Completer extends the transfer by driving PREADY LOW. While PREADY remains LOW, all the other signals remain unchanged.

#### Read Transfers:

#### with no wait states:



The timing of the signals works as in the Write transfers. The Completer must provide the data before the end of the read transfer.

# With wait states:



During the access phase, the transfer is ex  $_{\text{Fig.6}}$  if PREADY is low. All the other signals remain unchanged.

# Paper study

"A Real-Time Wearable FPGA-based Seizure Detection Processor Using MCMC"

by Lahir Marni, Morteza Hosseini, Jennifer Hopp, Pedram Mohseni and Tinoosh Mohsenin Dept. of Computer Science and Electrical Engineering, University of Maryland, Baltimore County Dept. of Neurology, University of Maryland, School of Medicine Dept. of Electrical Engineering and Computer Science (EECS), Case Western Reserve University.

Epilepsy is characterized by brief episodes of abnormal neural activity in the brain, ranging from uncontrolled movements to momentary loss of awareness. Over 200,000 cases are reported annually in the United States. Electroencephalography (EEG) with video monitoring is the standard for diagnosing neurological conditions, including epilepsy, but is costly and requires the subjects to stat wearing the data acquisition equipment for longer periods of time. Sudden unexpected death in epilepsy (SUDEP) is a fatal complication, often occurring during sleep. A cost-effective, wearable system that accurately predicts seizures, minimizing power consumption is presented in this paper.

In this research, an innovative method for online and real-time epilepsy seizure detection with low power consumption and latency is presented. This method is appropriate for wearable technology. The method described in the paper is based on the Metropolis-Hastings (MH) algorithm to sample from a Probability Density Function (PDF) adjusts its parameters to a patient's real-time signals in order to predict the occurrence of seizures in their brain with a minimal power consumption hardware implementable on FPGA. A Gaussian Mixture Model (GMM) is utilized to represent the likelihood PDF, with its parameters being adjusted in accordance with real-time signals from the patient. Subsequently, the MH sampler generates samples over time based on this calibrated GMM. The presented model's performance is also compared to traditional machine learning algorithms such as Support Vector Machine (SVM).

To measure the model's performance, the researchers used a dataset of EEG files from 10 patients with temporal lobe focal seizures obtained from the Epilepsy Center at the University of Maryland School of Medicine. Time-series EEG data for each individual is labeled with seizure and non-seizure epochs, enabling to calculate accuracy, sensitivity, specificity, and F1-measure.

The EEG signals are read from six channels (T1, T2, T3, T4, T5, T6) from the scalp. The signals pass through a Bandpass Butterworth filter to filter out the noise.



mean ( $\mu$ ) and standard deviation ( $\sigma$ ) are calculated from the pre-processed samples in the "Parameter Calculation Block", continuously updating these values. Two sets of  $\mu$  and  $\sigma$  are calculated, one for positive offset samples and another for negative offset samples of EEG data.



The calculated values,  $\mu$ 1,  $\sigma$ 1 and  $\mu$ 2,  $\sigma$ 2 are applied in the bi-modal GMM distribution to calculate the PDF according to the following equation:

$$f(x) = \frac{1}{2\sigma_1\sqrt{2\pi}}e^{\frac{(x-\mu_1)^2}{2\sigma_1^2}} + \frac{1}{2\sigma_2\sqrt{2\pi}}e^{\frac{(x-\mu_2)^2}{2\sigma_2^2}}$$

The PDF is used by the "MCMC sample generator block" to generate the samples.

Metropolis-Hastings algorithm is provided with the PDF parameters generated above. The algorithm initiates by setting x and p(x) to arbitrary values. Subsequently, a proposed sample,  $x^*$ , is created by adding the current x to a sample from the Gaussian Random Number Generator (GRNG). The probability estimation path computes the probability of the proposed sample. Lastly, a multiplexer selects between the current sample and the proposed sample by comparing the ratio of their probabilities with a sample from the Uniform Random Number Generator (URNG). The chosen sample, along with its evaluated probability, loops back into the circuit to generate the next sample.

The calculation involves measuring the distance between the 16 samples produced by the "MCMC sample generator block" to 16 samples of actual EEG data. A threshold value is identified, computed from the signal's maximum and mean values. Any distance values that are greater than this threshold indicate the detection of a seizure. In these experiments, a leave-one-record-out cross-validation approach is implemented.

The effectiveness of a seizure detection system is evaluated through metrics such as accuracy, sensitivity, specificity, and F1-measure. Accuracy represents the ratio of correctly predicted samples to the total number of samples and is a widely used performance measure. Sensitivity, is the true positive rate, indicating the proportion of positive instances correctly identified. Sensitivity becomes particularly valuable in situations with uneven class distribution, such as EEG data, where it often provides more meaningful insights than accuracy.

The Results of the Accuracy and Sensitivity values of MCMC model compared to the SVM model is presented in the following figures:



The charts illustrate an average increase of 2% in accuracy and 11% in sensitivity. Given that sensitivity measures true positives, it proves that the MCMC model adeptly identified a significant number of seizures compared to the SVM model. Moreover, the MCMC model consistently updates its  $\mu$  and  $\sigma$  values based on incoming data, which contributes to the performance to improve over time.

# Accelerator Implementation Seizure Regfile:

The seizure\_regfile module is a vital component in the seizure detection system, facilitating communication between the Advanced Peripheral Bus (APB) interface and a dual-port FIFO memory. Its primary role is to act as a register-based controller that handles data buffering, synchronization, and interaction with the hardware pipeline responsible for parameter calculation. The design of this module ensures efficient data transfer and processing, making it a cornerstone of the real-time seizure detection accelerator.

At its core, the module is responsible for enabling the APB interface to write data to and read data from the FIFO memory. The APB protocol is a lightweight and low-power communication standard, widely used in embedded systems. In this design, the APB protocol allows an external CPU or controller to interact with the hardware accelerator by sending control signals and data. The seizure\_regfile decodes these signals and routes them to the appropriate registers or memory components, ensuring proper functionality of the hardware pipeline.

The module interfaces with a dual-port FIFO memory implemented using the dpram256x18\_cb block. This memory is designed to handle 18-bit wide data and has a depth of 256 locations. The dual-port nature of the memory enables simultaneous read and write operations, which is critical for real-time processing. The seizure\_regfile manages the control signals for this memory, such as chip select (CS), write enable (WE), and output enable (OE). These signals are carefully synchronized to ensure that data integrity is maintained during high-speed operations.

One of the key features of this module is its ability to write to and read from the FIFO memory efficiently. For write operations, the APB interface provides an address (apb\_addr) and data (apb\_pwdata). The seizure\_regfile decodes the address to determine whether the write operation targets the FIFO address register or the FIFO data register. Once identified, the data is written to the respective register, and the appropriate control signals are asserted to store the data in the FIFO memory. Similarly, for read operations, the module fetches data from the FIFO memory and routes it to the APB interface through the apb\_prdata signal. This seamless interaction between the APB interface and the FIFO memory is made possible through precise timing and synchronization mechanisms.

Synchronization is achieved using delayed and edge-detected signals. For instance, the module uses a delayed version of the FIFO data selection signal (fifo\_data\_sel\_d) to stabilize operations. Additionally, an edge-detected version of the signal (fifo\_data\_sel\_rise) is used to trigger specific events, such as enabling chip select or initiating a write operation. These synchronization mechanisms ensure that data transfers occur without errors, even at high speeds.

Another critical function of the seizure\_regfile is to manage the start\_core signal, which is used to activate the core processing unit of the hardware accelerator. This signal is controlled via the APB interface and allows the external CPU or controller to start the parameter calculation process. The start\_core signal is asserted based on the value written to the corresponding register through the APB protocol. Once asserted, it triggers the hardware pipeline to begin processing EEG data, which is essential for real-time seizure detection.

The seizure\_regfile also plays a significant role in managing the FIFO address and data registers. The FIFO address register stores the memory location where the next read or write operation will occur. The FIFO data register, on the other hand, temporarily holds the data being written to or read from the memory. These registers are updated based on the control signals received from the APB interface or the parameter calculation unit. This dual control mechanism ensures that the module can efficiently handle both external commands and internal operations.

The integration of the seizure\_regfile with the larger hardware pipeline highlights its importance in the system. It serves as a bridge between the APB interface and the parameter calculation unit, ensuring smooth data flow and synchronization. The parameter calculation unit relies on the FIFO memory to store and retrieve EEG data for processing. The seizure\_regfile ensures that this memory is updated with new data from the APB interface and provides the processed data back to the external system. This bidirectional flow of data is essential for the proper functioning of the seizure detection system.

In addition to its functional capabilities, the seizure\_regfile is designed with scalability and modularity in mind. The parameterized data width (DATA\_WIDTH) and address width (ADDR\_WIDTH) allow the module to be adapted for different applications and memory configurations. This flexibility ensures that the design can be reused in other projects with minimal modifications.

In conclusion, the seizure\_regfile module is a sophisticated and well-engineered component of the seizure detection accelerator. It combines efficient data management, robust synchronization mechanisms, and seamless integration with the APB interface and dual-port FIFO memory. By serving as the communication hub between the external memory and the hardware pipeline, it enables real-time processing of EEG data, which is crucial for detecting seizures accurately and promptly. Its modular design and scalability further enhance its utility, making it a valuable asset in the development of embedded systems for medical applications.

As part of the MCMC sample generation implementation, we used a Single-Port RAM (SPRAM) block into the system to store the Look-Up Table (LUT) containing precomputed MCMC samples. This SRAM size is 2048x72 bits. This SPRAM functions as a dedicated memory resource that allows fast and deterministic access to representative EEG signal samples based on statistical parameters (mean\_pos, std\_pos, mean\_neg, std\_neg) generated by the Parameter Calculation Unit.

To support this addition, we extended the seizure\_regfile module with new functionalities over the existing AMBA APB interface:

- Additional address mappings were defined for accessing the LUT stored in SPRAM.
- New control registers were implemented to configure read/write operations to the SPRAM.
- APB signals such as PADDR, PWDATA, PSEL, PENABLE, and PWRITE were reused and decoded to support access to the new memory space.

These extensions ensure that the external controller can initialize and modify the LUT contents during configuration or testing phases, and that the MCMC Sample Generator can retrieve relevant samples in real time based on the system state.

This integration emphasizes the modularity and scalability of the seizure\_regfile design. The ability to add memory-mapped peripherals like SPRAM with minimal changes to the overall architecture highlights the flexibility and reusability of the design in more complex or configurable systems.

# Parameter Calculation Unit



The Parameter Calculation Unit is a core element of the seizure detection accelerator. Its purpose is to compute critical statistical parameters from the incoming EEG signal data, specifically the mean  $(\mu)$  and standard deviation  $(\sigma)$ , in real time. These parameters are essential for constructing the Probability Density Functions (PDFs) used in the Monte Carlo Markov Chain (MCMC), which is central to the seizure detection algorithm.

# Overview and Purpose:

The Parameter Calculation Unit processes EEG signals collected from multiple channels, extracting the statistical characteristics of the data. The unit performs real-time updates of the mean and standard deviation, which are required for accurate modeling of EEG signals under both normal and seizure conditions. By computing these parameters dynamically, the hardware can adapt to variations in the EEG signal and detect anomalies indicative of seizures.

The module is designed with efficiency in mind, leveraging fixed-point arithmetic to minimize resource utilization while maintaining the precision necessary for accurate calculations. Its integration with the APB interface and memory units ensures seamless data flow and synchronization with other parts of the accelerator.

# Functional Details: Input and Preprocessing:

The Parameter Calculation Unit receives a continuous stream of EEG data from the memory.

#### Mean Calculation:

The calculation is implemented using a fixed-point arithmetic pipeline, which ensures low-latency operation and efficient hardware utilization.

This module will be described in detail later.

#### Standard Deviation Calculation:

The standard deviation ( $\sigma$ ) is computed based on the mean and the incoming data samples. The formula used is:

$$\sigma^2 = \frac{\sum (Sample - \mu)^2}{N}$$

Here, the module computes the squared differences between the current sample and the mean, accumulating these differences over time. Like the mean calculation, the standard deviation computation is performed using fixed-point arithmetic to balance precision and resource efficiency.

### Finite State Machine (FSM) in the Parameter Calculation Module:

The Finite State Machine (FSM) in the Parameter Calculation Module governs the sequential processing of EEG data, ensuring that the system transitions smoothly through mean and standard deviation calculations before passing the results to the next stage of the seizure detection pipeline. This FSM is responsible for controlling the data flow, synchronizing operations, and determining the correct processing path based on the sign (positive/negative) of the EEG samples.

### FSM Operation and State Transitions:

The FSM operates through a structured sequence of states, starting from moment the memory is full and progressing through the necessary computation stages. The key states are:

- 1. **IDLE**: The system remains in this state until the "start" signal is received. Once activated, it moves to the PROLOG state.
- 2. **PROLOG**: This is the initial processing state, responsible for determining the sign of the EEG sample:
  - If the sample is negative, it transitions to MEAN\_NEGATIVE.
  - o If the sample is positive, it transitions to MEAN POSITIVE.
  - o If the sample is zero, it remains in PROLOG until a valid signal arrives.

#### 3. MEAN Calculation States:

 MEAN\_POSITIVE: Accumulates positive EEG values for mean calculation. Once enough samples are processed, it moves to MEAN\_DIV.  MEAN\_NEGATIVE: Accumulates negative EEG values similarly before transitioning to MEAN DIV.

#### 4. MEAN\_DIV:

- This state triggers the division operation to compute the final mean value for the collected samples.
- Once division is complete it sends a pulse ("complete\_div\_rise"), the FSM
  determines the next step based on the sign of the EEG sample, transitioning
  either to STD NEGATIVE or STD POSITIVE for standard deviation computation.

#### 5. Standard Deviation Calculation States:

- STD\_POSITIVE: Computes the standard deviation for positive EEG values, accumulating squared differences from the mean. Once processing is complete ("enter\_std\_finish\_d"), it transitions to STD\_FINISH.
- STD\_NEGATIVE: Performs the same process for negative EEG values, transitioning to STD\_FINISH upon completion.

#### 6. STD\_FINISH:

 The FSM remains in this state until the MCMC process is triggered. Once start\_mcmc is received, the FSM transitions to MCMC\_START to hand off the computed parameters for further probabilistic processing.

#### 7. MCMC START:

• The final state, where the FSM remains until external control signals dictate further action.

# FSM Synchronization and Decision Logic

The FSM dynamically determines the processing path based on the sign of the EEG data at multiple stages. It efficiently routes positive and negative values through separate computation pipelines, ensuring that calculations remain structured and parallelized. The transition conditions are driven by control signals such as:

- start Initiates processing.
- enter mean div d Triggers the division step after mean accumulation.
- complete\_div\_rise Indicates that the mean division is finished and selects the next step based on the EEG sign.
- enter std finish d Marks the completion of the standard deviation computation.
- start mcmc Triggers the transition to the next stage in the seizure detection pipeline.

# Performance and Efficiency

The FSM ensures structured execution, minimizing unnecessary computations and ensuring synchronization between mean and standard deviation calculations. The decision-making process based on EEG sign optimizes performance by preventing redundant operations and ensuring the correct execution path is followed. The FSM's deterministic nature enables predictable execution times, making it scalable for larger datasets.

#### Conclusion:

The FSM in the Parameter Calculation Module is a highly structured control mechanism that efficiently directs EEG data through mean and standard deviation computations. By dynamically routing data based on sign detection and synchronizing division and accumulation steps, it ensures real-time processing with minimal delays, maximum frequency and precise execution timing. The structured state transitions and control signals guarantee a seamless handoff to the MCMC computation stage, making the FSM a crucial component in the seizure detection accelerator.

# Integration with the Seizure Detection Pipeline:

The outputs of the Parameter Calculation Unit, the mean ( $\mu$ ) and standard deviation ( $\sigma$ ) are forwarded to the MCMC module. These parameters define the Gaussian distributions that model the EEG data. These distributions are used to calculate the PDF, which serves as the input to the MCMC (Markov Chain Monte Carlo) sample generator. By iteratively refining the statistical parameters, the Parameter Calculation Unit enables the system to maintain high sensitivity and specificity in seizure detection.

### Synchronization and Control:

The unit operates within a tightly controlled environment, coordinated by finite state machines (FSMs) and control signals. It interacts directly with the Seizure Regfile, which provides access to the APB interface and manages data storage in the FIFO memory. The synchronization mechanisms ensure that data flows smoothly between the Parameter Calculation Unit, memory units, and downstream modules like the MCMC Distance Calculation and Threshold Comparison blocks.

#### Key control signals include:

- **Start Signal**: Initiates the parameter calculation process.
- **Param\_calc\_finish Signal**: Indicates when the calculations are complete and the results are available for further processing.

# **Challenges and Solutions:**

- 1. **Fixed-Point Arithmetic**: To achieve low power consumption and efficient hardware utilization, the unit uses fixed-point arithmetic for all calculations. This approach reduces the complexity of multipliers and dividers while maintaining sufficient precision for accurate parameter estimation.
- Real-Time Processing: The unit is designed to handle continuous streams of EEG data
  with minimal latency. Its pipelined architecture ensures that new samples can be
  processed as soon as they arrive, without waiting for the previous calculations to
  complete.

3. **Integration with Other Modules**: The Parameter Calculation Unit is one of several interdependent blocks in the accelerator. To ensure proper synchronization, FSMs and control signals coordinate its operation with the Seizure Regfile, MCMC and Distance Calculation and Threshold Comparison modules.

#### **Design Benefits:**

The Parameter Calculation Unit plays a critical role in the seizure detection accelerator by providing accurate, real-time statistical parameters for EEG data. Its design emphasizes low power consumption, low latency, and high precision, making it well-suited for wearable medical devices. The use of fixed-point arithmetic and pipelined processing ensures that the unit operates efficiently, even under the constraints of an FPGA implementation.

This module's ability to adapt dynamically to changes in EEG signals enhances the overall performance of the seizure detection system, enabling it to detect seizures with high accuracy and sensitivity. By efficiently integrating with other components of the hardware accelerator, the Parameter Calculation Unit contributes significantly to the system's real-time processing capabilities.

#### **Mean Calculation Unit:**



The Mean Calculation Unit is a vital submodule within the Parameter Calculation Unit, responsible for continuously updating the running mean of EEG data in real time. This module is specifically designed to handle the computational requirements of real-time signal processing while ensuring minimal latency and efficient hardware resource usage. By dynamically computing the mean of incoming EEG data samples for each channel, the module provides essential statistical information for downstream tasks such as variance calculation and Gaussian modeling.

# Purpose and Role:

The primary goal of the Mean Calculation Unit is to calculate the running mean of EEG signal samples. This mean value represents the central tendency of the signal over time and is a critical parameter in defining the statistical behavior of the data. The computed mean is a key input for standard deviation calculation, which, in turn, is used to model the EEG signals as Gaussian distributions. These distributions form the basis of the MCMC used in the seizure detection pipeline.

This unit is implemented as part of the hardware accelerator and operates within the constraints of real-time processing. It is designed to handle multiple EEG channels simultaneously, ensuring that each channel's mean is computed and updated independently. The use of fixed-point arithmetic ensures that the calculations are efficient while maintaining sufficient precision for accurate modeling of the data.

#### **Functional Overview:**

The Mean Calculation Unit operates by continuously updating the mean value for each incoming EEG sample using an iterative approach. This method eliminates the need to store all past samples, significantly reducing memory usage and computational complexity. The unit

uses a formula for the running mean that incorporates the current mean, the new sample, and the total number of samples processed so far.

The iterative approach is particularly well-suited for real-time applications because it minimizes the computational load and allows the system to process incoming samples without delay. By maintaining a pipelined architecture, the module ensures that new data can be processed as soon as it arrives, without waiting for the previous calculation to complete.

# Integration with the Parameter Calculation Unit:

The Mean Calculation Unit is tightly integrated into the Parameter Calculation Unit, serving as the first step in the statistical analysis of EEG data. The output of this module is forwarded to the standard deviation calculation unit. This integration ensures that the statistical parameters required for Gaussian modeling are computed in a sequential and efficient manner.

In the context of the seizure detection pipeline, the Mean Calculation Unit plays a foundational role. Its accurate and timely computation of the mean ensures that the standard deviation calculation, Gaussian modeling, and subsequent seizure detection algorithms operate with reliable data. Any inaccuracies or delays in this module would propagate through the system, potentially impacting the overall performance of the seizure detection accelerator.

# Hardware Design and Optimization:

The design of the Mean Calculation Unit emphasizes efficiency and scalability. It uses fixed-point arithmetic to perform the necessary calculations, which reduces the complexity of the hardware while maintaining precision. Fixed-point operations are particularly advantageous in FPGA-based systems, where resources are limited, and power efficiency is a priority.

The module is designed to handle multiple EEG channels simultaneously. Each channel has its own mean register, which is updated independently based on the incoming data. This parallel processing capability is essential for handling the high data throughput required in real-time seizure detection applications.

Synchronization and control are critical aspects of the module's design. The Mean Calculation Unit operates under the control of a finite state machine (FSM) that ensures proper sequencing of operations. Control signals from the Seizure Regfile initiate and coordinate the calculation process, while the module's internal logic manages the data flow and updates to the mean registers.

# **Challenges and Solutions:**

One of the primary challenges in designing the Mean Calculation Unit is achieving a balance between computational efficiency and precision. While fixed-point arithmetic reduces hardware complexity, it can also introduce rounding errors. To address this, the module uses

carefully chosen bit widths for the fixed-point representation to ensure that the calculations remain accurate over a wide range of input values.

Another challenge is managing the high data throughput associated with real-time EEG processing. The Mean Calculation Unit addresses this by using a pipelined architecture, which allows it to process new data samples as soon as they arrive. This design ensures that the module can handle the continuous stream of EEG data without introducing latency.

#### Impact on the Seizure Detection Accelerator:

The Mean Calculation Unit is a critical component of the seizure detection accelerator, providing the statistical foundation for the entire system. By computing the running mean of EEG data, it enables the standard deviation calculation and gaussian modeling processes that are essential for detecting seizures. Its efficient design ensures that the accelerator can meet the real-time processing requirements of medical applications, where timely and accurate detection of seizures is crucial.

In addition to its functional importance, the module's efficient use of hardware resources contributes to the overall scalability and adaptability of the accelerator. The parameterized design of the module allows it to be easily configured for different data widths and numbers of channels, making it suitable for a wide range of applications beyond seizure detection.

#### Conclusion:

The Mean Calculation Unit is a meticulously designed module that performs a foundational role in the seizure detection accelerator. Its ability to compute the running mean of EEG data in real time ensures that the system operates efficiently and accurately. By integrating seamlessly with other components of the hardware pipeline, the module supports the real-time detection of seizures, enabling the development of reliable and responsive medical devices. Its focus on efficiency, precision, and scalability makes it a valuable asset in the design of hardware accelerators for medical applications.

#### Standard Deviation Calculation Unit:



The Standard Deviation Calculation Unit is a key submodule of the Parameter Calculation Unit in the seizure detection accelerator. Its purpose is to compute the standard deviation ( $\sigma$ ) of the incoming EEG signal data in real time. The standard deviation is a critical statistical measure that quantifies the dispersion or variability of the signal data relative to its mean  $\mu$ . This information is fundamental for modeling EEG signals as Gaussian distributions, which are subsequently used in the seizure detection pipeline to distinguish between normal and abnormal brain activity.

# Purpose and Role:

The Standard Deviation Calculation Unit computes the standard deviation of the EEG signal for each channel using the mean  $\mu$  and the squared differences between the incoming data samples and the mean. The standard deviation serves as an indicator of how much the signal deviates from its average value, and it provides a measure of the signal's variability.

This computation is essential for defining the shape of the Gaussian distributions that model the EEG data. These distributions are used by the Monte Carlo Markov Chain (MCMC) in the seizure detection pipeline to estimate the probability density of the signal and identify anomalies associated with seizures.

By calculating the standard deviation in real time, the module enables the seizure detection system to dynamically adapt to variations in the EEG signal, enhancing its accuracy and robustness.

#### **Functional Overview:**

The Standard Deviation Calculation Unit operates as part of the larger Parameter Calculation Unit, working alongside the Mean Calculation Unit to provide the statistical parameters necessary for Gaussian modeling. It receives the mean (µ) and the incoming EEG data samples

as inputs, computes the variance ( $\sigma^2$ ), and derives the standard deviation ( $\sigma$ ) by taking the square root of the variance.

The computation involves the following steps:

1. **Squared Difference Calculation**: For each incoming EEG sample, the module computes the squared difference between the sample and the mean:

$$(Sample - \mu)^2$$

2. **Variance Calculation**: The squared differences are accumulated over time and averaged to compute the variance:

$$\sigma^2 = \frac{\sum (Sample - \mu)^2}{N}$$

where N is the number of samples processed.

3. **Square Root Operation**: The variance is then square-rooted to compute the standard deviation:

$$\sigma = \sqrt{\frac{\sum (Sample - \mu)^2}{N}}$$

# Hardware Design and Efficiency:

The design of the Standard Deviation Calculation Unit emphasizes low-latency processing and efficient hardware resource utilization. The module uses fixed-point arithmetic to perform the necessary calculations, which reduces the hardware complexity while maintaining precision. Fixed-point operations are particularly important in FPGA implementations, where resources like multipliers and dividers are limited.

The module is capable of processing multiple EEG channels simultaneously for positive and negative signals. Each channel is assigned its own set of registers and computational resources, allowing the standard deviation to be computed independently for each channel. This parallel processing capability is crucial for meeting the real-time requirements of seizure detection applications.

# Integration with the Parameter Calculation Unit:

The Standard Deviation Calculation Unit is tightly integrated with the other submodule Mean\_Calc in the Parameter Calculation Unit. It relies on the Mean Calculation Unit for the real-time updates of the mean ( $\mu$ ) and shares its outputs with the Gaussian modeling stages of the seizure detection pipeline. The computed standard deviation ( $\sigma$ ) is used alongside the mean to define the Gaussian distributions for the EEG signals.

This integration ensures that the statistical parameters are computed in a sequential and efficient manner, minimizing latency and ensuring that the downstream modules receive accurate and timely data.

#### **Challenges and Solutions:**

- 1. Handling Real-Time Data Streams: The module is designed to process continuous streams of EEG data without introducing delays. It uses a pipelined architecture to ensure that new data samples can be processed as soon as they arrive.
- **2. Precision in Fixed-Point Arithmetic**: While fixed-point arithmetic reduces hardware complexity, it can introduce rounding errors, particularly in the square root calculation. The module addresses this by carefully selecting the bit widths for the fixed-point representation and using optimized algorithms for the square root operation.
- **3. Efficient Resource Utilization**: The module balances computational demands with hardware resource constraints by implementing efficient algorithms for variance and standard deviation calculation. The use of parallel processing for multiple channels further enhances efficiency.

# Role in the Seizure Detection Pipeline:

The Standard Deviation Calculation Unit plays a crucial role in the seizure detection pipeline. Together with the Mean Calculation Unit, it provides the statistical foundation for the Gaussian modeling of EEG data. The computed standard deviation and mean define the Gaussian distributions used by the MCMC to estimate the probability density of the signal.

These distributions are critical for identifying anomalies in the EEG signal that may indicate seizures. By providing accurate and real-time updates of the standard deviation, the module enables the system to adapt to changes in the signal and maintain high sensitivity and specificity in seizure detection.

# Impact and Importance:

The Standard Deviation Calculation Unit is essential for the accuracy and performance of the seizure detection accelerator. Its ability to compute the standard deviation in real time ensures that the system can respond promptly to changes in the EEG signal, providing reliable detection of seizures.

Moreover, its efficient design ensures that the module can handle the high data throughput required in medical applications while minimizing power consumption and hardware resource usage. This makes it an integral part of the hardware accelerator, enabling the development of wearable medical devices that are both effective and efficient.

#### Conclusion:

The Standard Deviation Calculation Unit is a meticulously designed module that performs a critical role in the seizure detection system. By computing the standard deviation of EEG signals in real time, it provides essential statistical parameters for Gaussian modeling and seizure detection. Its efficient design, real-time processing capabilities, and seamless integration with other components make it a cornerstone of the hardware accelerator, enabling accurate and reliable detection of seizures in medical applications.

# MCMC module:



# MCMC Sample Generator Purpose and Role

The purpose of the MCMC Sample Generator is to produce representative EEG signal samples that reflect the statistical behavior of seizure-related and normal brain activity. While our first design implementation plan of the Markov Chain Monte Carlo (MCMC) algorithm involves dynamic random sampling and acceptance-rejection logic (as the block diagram above), our approach adopts a Look-Up Table (LUT)-based implementation.

The LUT replaces the computationally intensive components of MCMC — such as random number generation, division, and probabilistic comparisons — with a precomputed table of samples generated offline using Python.

#### Functional Overview

In the traditional MCMC implementation (illustrated in the block diagram), each new sample is generated by:

- Proposing a candidate sample using a Gaussian Random Number Generator (GRNG).
- Computing the probability ratio between the candidate and the current sample.
- Comparing this ratio with a uniformly generated random number.
- Accepting or rejecting the sample accordingly.

Our implementation replaces this runtime sampling pipeline with a static, precomputed LUT that maps combinations of the following statistical inputs:

- mean pos, std pos statistical parameters for positive EEG components
- mean\_neg, std\_neg for negative EEG components

The output of the LUT consists of 8 EEG signal samples that statistically approximate what an MCMC algorithm would produce under those parameters.

# Hardware Design and Efficiency

The LUT-based design significantly simplifies the hardware:

- No need for GRNG, URNG, or arithmetic units for probability division and comparison.
- Eliminates the need for floating-point or complex fixed-point math in real time.
- Reduces control logic and state management compared to FSM-based MCMC designs.

Instead, the design consists of:

- A SPRAM block or memory-mapped LUT that stores the MCMC samples indexed by statistical parameters.
- A simple addressing mechanism to retrieve the correct set of samples based on current EEG statistics.

This leads to low power consumption, minimal latency, and high throughput — all critical for wearable, real-time medical devices.

# Integration with the Parameter Calculation Unit

The MCMC LUT block is directly integrated with the **Parameter Calculation Unit**, which dynamically computes the running mean and standard deviation of the EEG signals (separately for positive and negative components).

These parameters:

- mean pos, std pos
- mean\_neg, std\_neg

are sent as inputs to the LUT, which returns the 8 representative samples. This seamless integration ensures that the sample generation adapts in real time to the changing characteristics of the patient's EEG signals, maintaining statistical fidelity without complex runtime computations.

# **Challenges and Solutions**

Challenge 1: Maintaining Statistical Accuracy Without Full MCMC Logic

→ **Solution:** We used a Python script to simulate MCMC with real-world EEG distributions and

carefully curated representative samples per parameter set. The LUT thus reflects realistic outputs based on statistically valid simulations.

# **Challenge 2:** Timing and Synchronization with Other Modules

- → **Problem:** The MCMC Sample Generator needed to operate in sync with both the **Parameter Calculation Unit**, which produces the statistical parameters (mean, std), and the **Distance Calculation and Threshold Comparison** module, which relies on timely sample delivery. Any mismatch in timing could cause invalid reads or missed triggers in the pipeline.
- → **Solution:** We used the seizure\_regfile module and learned the memory interface for an efficient reading and writing.

#### **Challenge 3:** Real-Time Responsiveness

→ **Solution:** The LUT is accessed in a single clock cycle, ensuring ultra-low latency even under continuous EEG data streams.

# Role in the Seizure Detection Pipeline

The MCMC Sample Generator is a central component in modeling the probabilistic behavior of EEG signal. Its role is to provide the sample pool used in downstream distance calculation and threshold comparison, which determines seizure onset.

By producing samples consistent with the current EEG distribution, the generator enhances the pipeline's ability to:

- Detect anomalies (seizure activity),
- React in real time,
- Maintain high sensitivity.

# Impact and Importance

This design decision allowed us to:

- Optimize for real-time performance,
- Maintain statistical relevance using offline-generated samples,
- Avoid complex hardware while meeting the clinical accuracy needs.

The LUT approach bridges the gap between algorithmic robustness and practical engineering constraints — making it ideal for wearable, power-constrained applications like seizure monitors.

## Conclusion

Our LUT-based MCMC Sample Generator offers a pragmatic and efficient alternative to the classical Metropolis-Hastings implementation. By offloading probabilistic computations to an

offline Python script and leveraging real-time statistical inputs, we achieved a low-latency, resource-efficient, and statistically informed sample generation mechanism. This module plays a vital role in the overall seizure detection pipeline, demonstrating how careful architectural choices can enable high-performance medical systems in real-world environments.

# Distance Calculation and Threshold Comparison module:



# Purpose and Role

The Distance Calculation and Threshold Comparison module is responsible for determining whether a seizure is likely occurring based on the statistical deviation between real-time EEG data and probabilistic samples generated by the MCMC module. It serves as the final decision-making stage of the seizure detection accelerator. By comparing signal distances to configurable thresholds, it outputs a binary seizure prediction signal, allowing the system to respond immediately to detected events.

## **Functional Overview**

This module receives the following inputs:

- 8 generated samples from the MCMC Sample Generator.
- 8 real-time EEG samples from the FIFO memory.
- Start signal to start only after the mcmc finished.

The module first calculates the absolute distance between the sum of MCMC samples and the corresponding FIFO EEG signals. Then it computes distance between the sums.

This result is compared to configurable thresholds:

If the distance exceeds the *Threshold*, it triggers the seizure prediction flag.

The output is a 1-bit seizure prediction signal, which can be used by external systems for alerting, logging, or intervention.

# Hardware Design and Efficiency

#### The module includes:

- A subtractor and aggregator unit, which computes an absolute difference and derives them.
- A comparator block, comparing a distance metric to its threshold.

All operations are done using fixed-point arithmetic, consistent with the rest of the design. The use of parallelism allows simultaneous distance calculations, ensuring minimal latency.

# Integration with the Parameter Calculation Unit and MCMC

The module is activated only after the Parameter Calculation Unit has produced updated statistical parameters and the MCMC Sample Generator has output its 8 samples. It also requires the corresponding 8 EEG samples from the FIFO buffer.

This tight synchronization is coordinated via the system FSM:

- The start signal enables this module when valid inputs are ready.
- The output signal is consumed immediately by the Seizure Top module or an external controller.

This sequencing ensures consistent operation and avoids false predictions caused by misaligned inputs.

# Challenges and Solutions

## **Challenge 1: Accurate Distance Calculation Under Real-Time Constraints**

 $\rightarrow$  **Solution:** The design uses pipelined arithmetic and parallel distance computation to meet timing requirements without sacrificing accuracy.

## **Challenge 2: Synchronization with Input Modules**

- → **Problem:** Timing misalignment between the FIFO (real signals), MCMC (generated samples), and APB configuration could cause invalid comparisons or missed detections.
- $\rightarrow$  **Solution:** Strict control signal coordination ensures the module processes only synchronized input sets.

# Role in the Seizure Detection Pipeline

This module is the final decision-making stage of the pipeline. While previous blocks perform signal modeling and probabilistic sampling, this block performs a concrete, interpretable comparison to determine seizure likelihood and bridges the statistical domain with a digital decision output,

This design makes it ideal for real-time, wearable seizure monitoring applications, where responsiveness, configurability, and clarity are essential.

# Conclusion

The Distance Calculation and Threshold Comparison module provides a streamlined, low-latency method to convert probabilistic signal modeling into a binary seizure prediction. By comparing real-time EEG data with MCMC-generated statistical samples, and evaluating their deviation against configurable thresholds, it plays a vital role in delivering accurate and reliable seizure detection. Its efficient architecture, flexible configuration, and deterministic output make it a cornerstone of the seizure detection accelerator pipeline.

# Seizure Core module:



The Seizure Core Module serves as the central processing unit of the seizure detection hardware accelerator. This module integrates two critical components: the Parameter Calculation Unit, which computes statistical parameters such as the mean and variance for EEG signal processing, and the Global FSM, which orchestrates the operation of all the submodules. Together, these components form the backbone of the system, ensuring efficient and accurate real-time detection of seizures. Below is an in-depth description of the design, functionality, and importance of the Seizure Core Module.

# Purpose and Role:

The Seizure Core module is responsible for executing the computational processes required for seizure detection and ensuring that these processes are coordinated seamlessly. It is designed to manage the flow of EEG data, compute the required statistical parameters, and communicate effectively with other hardware components. By centralizing control and computation, the core module minimizes latency and maximizes efficiency, making it well-suited for real-time medical applications.

This module receives incoming EEG data, processes it through the Parameter Calculation Unit, and uses the Global FSM to manage the timing, synchronization, and control of its submodules. The results of the computation are then passed downstream for further processing, such as Gaussian modeling and seizure detection algorithms.

# Integration of Components Parameter Calculation Unit:

At the heart of the Seizure Core Module is the Parameter Calculation Unit, which computes the mean  $(\mu)$  and standard deviation  $(\sigma)$  for the EEG signals. These statistical parameters are essential for defining the Gaussian distributions used in the MCMC for seizure detection. The unit processes data from multiple EEG channels in parallel, ensuring that the statistical properties of each channel are updated in real time.

The Parameter Calculation Unit consists of:

- 1. **Mean Calculation Submodule**: Computes the running mean for each channel using a fixed-point arithmetic pipeline.
- 2. **Standard Deviation Calculation Submodule**: Derives the standard deviation ( $\sigma$ ) uses the Mean Calculation Unit to provide a complete statistical profile of the signal.

These submodules work together seamlessly, providing real-time updates of the mean and variance for use in downstream processing.

## Global FSM:

The Global FSM is the control center of the Seizure Core Module. It manages the sequencing and timing of operations within the core and coordinates with external modules. The FSM transitions between various states to ensure that data is processed correctly and those resources are utilized efficiently.

The primary responsibilities of the Global FSM include:

- 1. **Initialization**: Configures the core module and prepares it for operation, including resetting registers and enabling required submodules.
- Data Processing: Manages the flow of data through the Parameter Calculation Unit, ensuring that each submodule receives the correct inputs and produces the expected outputs.
- 3. **Synchronization**: Coordinates the operation of the Seizure Core Module with external modules, such as the Seizure Regfile and memory units.
- 4. **Error Handling**: Detects and responds to errors or anomalies in the processing pipeline, ensuring the reliability of the system.

The FSM operates based on control signals from the Seizure Regfile and other external components, transitioning between states in response to these signals. This hierarchical control structure ensures that the Seizure Core Module operates efficiently and predictably.

# **Functional Flow:**

The operation of the Seizure Core module begins with the receipt of EEG data from external source, the FIFO memory managed by the Seizure Regfile. The Global FSM initiates the data processing sequence by enabling the Parameter Calculation Unit and configuring its submodules.

Once the statistical parameters are computed, the results are passed to downstream modules for further processing. The Global FSM ensures that these operations are performed in a coordinated manner, transitioning between states as necessary to manage the flow of data and control signals.

# Design Challenges and Solutions:

The design of the Seizure Core Module addresses several challenges associated with real-time signal processing:

- 1. **High Throughput Requirements**: The module processes continuous streams of EEG data across multiple channels simultaneously. This is achieved through parallel processing and pipelined architectures in the Parameter Calculation Unit.
- 2. **Synchronization**: Coordinating the operation of multiple submodules and external components requires precise timing. The Global FSM provides this synchronization by managing the states of the core module and ensuring that each submodule operates in lockstep.
- 3. **Resource Efficiency**: The fixed-point arithmetic used in the Parameter Calculation Unit reduces the complexity of the hardware, enabling the module to operate efficiently within the constraints of an FPGA.
- 4. **Error Detection and Handling**: The Global FSM includes mechanisms for detecting and responding to errors or anomalies in the processing pipeline, ensuring the reliability and robustness of the system.

# Impact on the Seizure Detection Accelerator:

The Seizure Core Module is the central computational engine of the seizure detection accelerator. By integrating the Parameter Calculation Unit and the Global FSM, it provides the foundation for real-time statistical analysis of EEG data. The module's ability to compute the mean and standard deviation in real time ensures that the accelerator can adapt to changes in the EEG signal and maintain high sensitivity and specificity in seizure detection.

In addition to its computational capabilities, the Seizure Core module serves as a control hub for the entire system. Its hierarchical control structure, managed by the Global FSM, ensures that all components of the accelerator operate in harmony. This integration of computation and control makes the Seizure Core module a critical component of the system.

# Conclusion:

The Seizure Core Module is a sophisticated and highly efficient component of the seizure detection accelerator. By combining the computational power of the Parameter Calculation Unit with the control capabilities of the Global FSM, it enables the real-time processing and analysis of EEG data. Its design emphasizes efficiency, scalability, and reliability, making it an indispensable part of the accelerator. As the central hub of the system, the Seizure Core module ensures that the seizure detection pipeline operates seamlessly, providing accurate and timely detection of seizures for medical applications.

# Seizure Top module:



The Seizure Top Module is the highest-level integration point within the seizure detection accelerator. It serves as the primary interface between the hardware accelerator and external memory, combining the computational and control capabilities of the Seizure Core module and the Seizure Regfile Module. This top module is responsible for orchestrating the overall operation of the seizure detection system, managing data flow, control signals, and communication with external components.

As the central hub, the Seizure Top module ensures that all submodules are synchronized and working together seamlessly. By combining the Seizure Core module, which handles the computational logic, and the Seizure Regfile module, which manages data exchange and control via the APB interface, the top module facilitates real-time processing of EEG data and accurate seizure detection.

# Purpose and Role:

The Seizure Top Module is designed to provide a unified framework for the seizure detection accelerator. It integrates the lower-level modules into a cohesive system and acts as the primary entry and exit point for data and control signals. This integration allows the accelerator to operate efficiently, processing EEG signals in real time and delivering results to external systems.

Specifically, the module achieves the following:

1. **Data Handling**: It receives EEG signal data via the APB interface and passes it to the computational pipeline for processing. The processed results are then sent back to external systems through the same interface.

- Control and Synchronization: It coordinates the operation of the Seizure Core and Seizure Regfile modules, ensuring that they function in harmony and that control signals are correctly propagated.
- Scalability and Modularity: By integrating the Seizure Core and Seizure Regfile as modular components, the top module provides a scalable architecture that can be adapted to different applications.

# Integration of Submodules Seizure Core Module:

The Seizure Core Module is the computational engine of the top module. It includes the **Parameter Calculation Unit**, which computes statistical parameters such as the mean and variance of EEG signals, and the **Global FSM**, which controls the sequence of operations across all submodules.

The Seizure Core handles the real-time processing of EEG data, computing the statistical metrics needed for Gaussian modeling and seizure detection. Its role within the top module is to provide the computational backbone for the entire system. The results from the Seizure Core are routed back to external systems via the Seizure Regfile.

# Seizure Regfile Module:

The Seizure Regfile Module acts as the primary interface between the top module and the external APB system. It manages the storage and retrieval of data, ensuring that the Seizure Core has access to the EEG data it needs for processing. The regfile also provides a mechanism for external systems to control and monitor the operation of the hardware accelerator.

The regfile interacts with the dual-port FIFO memory to store incoming EEG data and intermediate results. It also provides read and write access for external systems, allowing them to configure the accelerator, retrieve results, and monitor its status.

## **Functional Overview:**

The operation of the Seizure Top Module begins with the receipt of EEG data via the APB interface. The Seizure Regfile Module manages this data transfer, storing the incoming data in the FIFO memory. The Seizure Core Module then retrieves the data from the FIFO memory and processes it through its computational pipeline. The processed results, which include statistical parameters such as the mean, and standard deviation, are written back to the FIFO memory and subsequently retrieved by the Seizure Regfile for transmission to external systems.

Throughout this process, the Global FSM in the Seizure Core ensures that all operations are synchronized and executed in the correct sequence. The FSM transitions between states to manage the flow of data and control signals, ensuring that each submodule operates efficiently and without conflicts.

The Seizure Top Module also manages error detection and handling. If an anomaly is detected in the operation of any submodule, the top module coordinates the necessary corrective actions, ensuring the reliability and robustness of the system.

# Design Challenges and Solutions:

- Integration of Submodules: Combining the Seizure Core and Seizure Regfile into a single cohesive system required careful consideration of their interfaces and interactions. The top module addresses this by using a well-defined hierarchy of control signals and data paths.
- Real-Time Processing: The top module is designed to handle continuous streams of EEG
  data in real time. This is achieved through parallel processing and pipelined
  architectures in the Seizure Core, as well as efficient data handling in the Seizure Regfile.
- 3. **Scalability**: The modular design of the Seizure Top Module allows it to be easily adapted to different use cases. By parameterizing the data width, address width, and other configuration options, the module can be scaled to accommodate varying levels of complexity.
- 4. **Reliability**: To ensure reliable operation, the top module includes mechanisms for error detection and handling. These mechanisms are implemented in the Global FSM and the Seizure Regfile, which monitor the operation of the system and respond to anomalies.

# Impact on the Seizure Detection Accelerator:

The Seizure Top Module is the central element of the seizure detection accelerator, integrating all the necessary components for real-time EEG processing and seizure detection. Its design emphasizes efficiency, scalability, and reliability, making it an indispensable part of the system.

By combining the computational capabilities of the Seizure Core with the data handling and interface functionality of the Seizure Regfile, the top module ensures that the accelerator can process EEG data accurately and deliver results in a timely manner. This integration enables the development of reliable and efficient medical devices for seizure detection and monitoring.

#### Conclusion:

The Seizure Top Module is the cornerstone of the seizure detection accelerator, providing a unified framework for the operation of the system. By integrating the Seizure Core and Seizure Regfile, it ensures that the accelerator operates efficiently and accurately, meeting the demands of real-time medical applications. Its modular and scalable design, the most critical component of the hardware accelerator, enabling the reliable detection of seizures in clinical and wearable applications.

# Performance:

# Performance Analysis of the "Mean Calculation" Module:



# Performance Analysis of the "Mean Calculation" Module

The Mean Calculation Module is designed for real-time computation of the running mean for EEG signals. The provided waveform illustrates the module's performance with 4 EEG signal inputs, while the final design will scale to process 128 inputs (128 inputs for positive and 128 for negative). The module's predictable timing behavior follows the formula

$$latency = 2 \cdot num \ of \ inputs + 5$$

ensuring scalability and consistent performance across varying input sizes.

# **Clock Cycle Performance:**

The waveform shows that the module completes the computation for 4 EEG inputs within 13 clock cycles. This timing accounts for the phases of summation, division, and output generation. For the full-scale implementation with 128 inputs, the execution time is expected to be 261 clock cycles.

# 1. Summation Phase:

 For example, in the wave diagram that was presented the module iteratively accumulates the values of the 4 EEG inputs into the "sum" register. Each clock cycle processes one input, requiring 8 clock cycles to complete the summation phase for 4 inputs.

#### 2. Division Phase:

 After summing the inputs, the division operation is initiated by the "start\_div" signal. This phase computes the mean by dividing the accumulated sum by the total number of inputs. The division has a fixed latency, independent of the input size.

#### 3. Output Generation:

 Following the division, the mean output is generated and becomes available for downstream processing. This step completes the computation sequence.

# Scalability to 128 Inputs:

The design of the module ensures that it can handle 128 EEG inputs efficiently, maintaining the same predictable timing pattern:

## Latency:

 $\circ$  For 128 inputs, the execution time scales linearly to 261 clock cycles(  $2 \cdot 128 + 5$ ). This scalability ensures that the module remains suitable for real-time applications, even as the number of inputs increases.

## • Resource Utilization:

 While the number of iterations for the summation phase increases with additional inputs, the use of fixed-point arithmetic and a pipelined architecture ensures efficient resource utilization.

#### Consistency:

 The timing relationship observed in the 4-input waveform demonstrates the module's ability to maintain consistent behavior across different input sizes.

# Behavioral Observations from the Waveform:

## 1. Summation Behavior:

 The "sum" signal shows incremental updates as each of the 4 EEG inputs is processed. This behavior is consistent with the expected performance for a system designed to handle multiple inputs sequentially.

## 2. Division Trigger:

 After all inputs are summed, the "start\_div" signal is asserted, initiating the division phase. The division latency is fixed, ensuring that the output timing remains predictable regardless of the input size.

# 3. Output Stability:

 The "mean" output appears stable and accurate once the division phase is complete. This stability reflects the precision of the module's fixed-point arithmetic and its synchronization with the control signals.

# Latency and Throughput:

The module's latency for 4 inputs is 13 clock cycles, as confirmed by the waveform. This includes the time for summing the inputs, performing the division, and generating the output. For 128 inputs, the latency will increase to 261 clock cycles, maintaining a linear relationship with the input size.

The throughput, or the rate at which the module processes EEG inputs, is primarily determined by the clock frequency and the number of inputs. The pipelined design ensures high throughput, allowing new calculations to begin as soon as the previous operation completes.

# Real-Time Processing and Applicability:

The module's performance characteristics make it highly suitable for real-time processing in EEG-based seizure detection systems:

## Real-Time Capability:

 The fixed timing formula ensures that the module can meet the real-time demands of medical applications, where timely and accurate processing is critical.

# • Error-Free Synchronization:

 The module's predictable behavior minimizes the risk of timing errors or data mismatches, ensuring reliable operation in high-stakes environments.

# Conclusion:

The Mean Calculation Module demonstrates efficient and reliable performance, as evidenced by the waveform for 4 EEG inputs. Its execution time of:

$$latency = 2 \cdot num \ of \ inputs + 5$$

ensures scalability to 128 inputs, with consistent timing and high throughput. The pipelined architecture and efficient use of hardware resources make the module well-suited for real-time seizure detection applications, where precision and reliability are paramount. The ability to scale seamlessly from 4 to 128 inputs confirms its adaptability for larger systems without compromising performance or accuracy.

# Performance Analysis of the "Standard Deviation Calculation" Module:



The Standard Deviation Calculation Module is a critical part of the hardware pipeline, responsible for computing the standard deviation ( $\sigma$ ) of EEG signals in real time. This performance analysis is based on the waveform provided, which shows the module's operation with 4 EEG signal inputs. In the final design, the module will scale up to handle 128 EEG inputs. The formula for the number of clock cycles required for this module is given as:

$$latency = 8 \cdot num \ of \ inputs + 12$$

This predictable timing ensures the module can scale linearly as the number of inputs increases.

# **Clock Cycle Performance:**

For 4 EEG Inputs (Waveform Provided): Using the formula 
$$latency = 8 \cdot 4 + 12 = 44$$

This matches the observed timing behavior in the provided waveform, where the module processes the inputs and generates the standard deviation within 44 clock cycles.

1. **For 128 EEG Inputs (Full-Scale Module)**: Scaling up to 128 inputs, the required clock cycles would be:

$$clock\ cycles =\ 8\cdot 128 + 12 = 1036$$

The linear relationship between the number of inputs and the clock cycles ensures that the module's performance is predictable and scalable, even for large numbers of inputs.

# Phases of Operation:

The standard deviation computation involves several phases, as observed in the waveform:

#### 1. Input Processing:

 Each input EEG signal contributes to the calculation of the variance. The module computes the squared difference between each input and the mean value and accumulating these differences iteratively.

## 2. Accumulation Phase:

o The squared differences are accumulated in the sum signal over multiple clock cycles. For 4 inputs, this phase requires  $8 \cdot 4 = 32$  clock cycles, as shown in the waveform. This phase scales linearly with the number of inputs.

#### 3. Division Phase:

 $\circ$  After the accumulation phase, the variance ( $\sigma^2$ ) is computed by dividing the accumulated sum by the number of inputs. This phase adds a fixed number of clock cycles, independent of the input size.

#### 4. Square Root Calculation:

 Finally, the square root of the variance is computed to determine the standard deviation. This operation introduces additional latency, contributing to the fixed overhead of 3 clock cycles.

# Scalability to 128 Inputs:

The module is designed to handle 128 EEG inputs efficiently, maintaining the same predictable timing behavior:

#### Latency:

 For 128 inputs, the total execution time increases to 1036 clock cycles, but the pipelined architecture ensures that this increase is manageable and linear.

#### • Resource Utilization:

 The computation of squared differences, accumulation, division, and square root are performed using fixed-point arithmetic, ensuring efficient use of hardware resources.

#### Synchronization:

 The control signals ("start", "complete\_acc", "complete\_sqrt", etc.) ensure proper synchronization of the different phases, preventing data conflicts or timing errors.

# Behavioral Observations from the Waveform:

#### 1. Variance Calculation:

 The "sum" signal shows the incremental accumulation of squared differences as each input is processed. The steady update of "sum" confirms the linear scaling of the accumulation phase with the number of inputs.

# 2. **Division Trigger**:

 Once the accumulation phase is complete, the "start\_div" signal is asserted to initiate the division process. This computes the variance by dividing the accumulated sum by the total number of inputs.

## 3. Square Root and Output:

 The "std\_dev" output becomes available after the square root calculation is complete. This final phase ensures the accurate computation of the standard deviation, as observed in the waveform.

# Latency and Throughput:

## Latency:

 For 4 inputs, the module completes the computation in 44 clock cycles, matching the observed behavior. For 128 inputs, the latency increases to 1036 clock cycles, maintaining a linear relationship with the input size.

# Throughput:

 The pipelined design ensures that the module can handle high data rates. While the total latency increases with more inputs, the module can begin processing new data as soon as the current operation is complete.

# Real-Time Processing and Applicability:

The **Standard Deviation Calculation Module** is well-suited for real-time processing in EEG-based seizure detection systems. Its ability to scale to 128 inputs while maintaining predictable timing makes it ideal for high-throughput applications:

# • Real-Time Capability:

 The fixed timing formula ensures that the module can meet the real-time demands of medical applications, where timely detection of anomalies is critical.

## • Reliability:

 The module's consistent timing and precise calculations ensure reliable operation, even in complex hardware pipelines.

# Conclusion:

The **Standard Deviation Calculation Module** demonstrates efficient and scalable performance, as evidenced by the waveform for 4 inputs. With an execution time  $(12+8\cdot num\ of\ inputs)$  clock cycles, the module can handle 128 inputs while maintaining predictable latency and high throughput. Its pipelined architecture and efficient resource utilization make it a robust and reliable component of the seizure detection accelerator. By seamlessly integrating variance and square root calculations, the module ensures accurate computation of the standard deviation, which is essential for Gaussian modeling and real-time seizure detection.

# Performance Analysis of the "Parameter Calculation" Module



The Parameter Calculation Module plays a crucial role in the hardware pipeline, dynamically computing statistical parameters, including the mean and standard deviation, for EEG signals in real time. This analysis is based on the provided waveform, which reflects the module's behavior with 16 EEG signal inputs. In the final design, the module will scale to handle 256 inputs. According to the estimation formula, the number of clock cycles required for processing is:

$$30 + 8 \cdot num \ of \ inputs$$

This predictable relationship ensures scalability and consistent timing, enabling the module to maintain its real-time processing capabilities for larger datasets.

# **Clock Cycle Performance:**

1. For 16 EEG Inputs (Waveform Provided): Using the formula above:

$$clock\ cycles = 30 + 8 \cdot 16 = 158$$

The observed behavior in the waveform matches this estimate, with the module completing its computation within 158 clock cycles.

2. For 256 EEG Inputs (Full-Scale Module): Scaling up to 256 inputs, the estimated clock cycles would be:

$$clock\ cycles = 30 + 8 \cdot 256 = 2078\ cycles$$

This linear increase in clock cycles ensures that the module's performance remains predictable, even with significantly larger input sizes.

# Phases of Operation:

The parameter calculation process consists of multiple sequential phases, as shown in the waveform:

# 1. Data Input and Preprocessing:

 The EEG signals are loaded into the module through the FIFO interface. Both positive and negative offset values are extracted for each signal. The input preprocessing ensures the data is correctly aligned for subsequent computations.

# 2. Mean Calculation:

The module computes the running mean for the EEG signals using the "sum" and "count" values. Each signal contributes to the cumulative sum, and the mean is calculated by dividing the sum by the number of inputs. This phase is linear in complexity and forms the foundation for subsequent variance and standard deviation calculations.

#### 3. Variance Calculation:

 Using the mean as a reference, the module calculates the squared difference for each input signal. These differences are accumulated into a second summation register. Once all inputs are processed, the variance is derived by dividing the squared difference sum by the number of inputs.

## 4. Standard Deviation Calculation:

 Finally, the standard deviation is computed by taking the square root of the variance. This operation introduces additional fixed latency due to the iterative nature of the square root calculation.

#### 5. Completion:

 The "param\_calc\_finish" signal is asserted, indicating the completion of the parameter calculation process. The computed mean and standard deviation values are then made available for downstream modules.

## **Scalability to 256 Inputs:**

The module's scalability is a key design feature, ensuring that it can handle 256 EEG inputs without sacrificing performance:

#### Latency:

For 256 inputs, the total execution time scales linearly to 2078 clock cycles. This
ensures that the module can maintain its real-time processing capabilities even
as the number of inputs increases.

#### Resource Utilization:

 The module uses fixed-point arithmetic and pipelined processing to minimize hardware complexity while maximizing computational efficiency.

#### • Synchronization:

 The control signals ("start, "complete"div, "complete\_std", etc.) ensure that the different phases are synchronized, enabling seamless data flow and computation.

## Behavioral Observations from the Waveform:

#### 1. Data Handling:

 The waveform shows the sequential processing of 16 EEG inputs, with each input contributing to the mean and variance calculations. The data for positive and negative offsets are clearly separated, ensuring accuracy in the computation.

#### 2. Intermediate Results:

 The intermediate results, such as the cumulative sum and squared differences, are updated iteratively as each input is processed. This behavior confirms the module's ability to handle larger datasets by maintaining a linear relationship between input size and clock cycles.

## 3. Output Generation:

 The final mean and standard deviation values are computed and stored in registers (mean\_pos, mean\_neg, std\_pos, std\_neg) once all inputs have been processed. The "param\_calc\_finish" signal is asserted to indicate the availability of these outputs.

# Latency and Throughput:

The latency of the module is directly proportional to the number of inputs, with an overhead of 30 clock cycles. For 16 inputs, the latency is 158 clock cycles, while for 256 inputs, it increases to 2078 clock cycles. The throughput, or the rate at which the module processes EEG signals, depends on the clock frequency and the number of inputs. The pipelined architecture ensures high throughput, allowing the module to handle continuous data streams efficiently.

# Real-Time Processing and Applicability:

The module's ability to compute statistical parameters in real time makes it ideal for applications requiring high-throughput processing, such as EEG-based seizure detection:

## Real-Time Capability:

 The fixed timing formula ensures that the module can meet the stringent realtime requirements of medical applications.

#### Scalability:

 The predictable scaling of clock cycles ensures that the module can handle increased input sizes without compromising performance.

#### Reliability:

 The precise synchronization of control signals and data paths minimizes the risk of timing errors, ensuring reliable operation.

# Conclusion:

The **Parameter Calculation Module** demonstrates efficient and predictable performance, as evidenced by the waveform for 16 EEG inputs. With a timing formula of  $30+8 \cdot num \ of \ inputs$ , the module scales linearly, maintaining consistent latency and high throughput even for 256 inputs. Its pipelined design, efficient resource utilization, and precise synchronization make it a robust and reliable component of the seizure detection accelerator. By seamlessly integrating mean, variance, and standard deviation calculations, the module ensures accurate and real-time statistical analysis of EEG signals, supporting downstream seizure detection processes effectively.

# Performance Analysis of the "MCMC" Module



## **Functional Overview**

- Receives updated statistical parameters from the Parameter Calculation Unit.
- Uses these parameters as LUT addresses or inputs to the SPRAM.
- Retrieves 4 precomputed samples, each 18 bits wide, from memory.
- Waits for a control enable signal to start reading and then outputs the 4 samples for use in downstream distance and threshold comparison.

This LUT-based architecture eliminates runtime sampling, division, and comparison logic, ensuring low resource usage.

# **Clock Cycle Performance**

The performance of the MCMC module is governed by LUT access latency, which is 2 clock cycles.

For every set of statistical parameters:

- The 4 samples are available almost immediately (1 clock cycle).
- The module is ready for new input parameters after this short access window.

This performance is constant and independent of the number of EEG channels or samples.

# Scalability

The LUT-based MCMC generator is inherently scalable due to:

- Fixed latency, regardless of the dataset size.
- LUT size and address decoding logic being parameterized.
- Easy extension to support more sample sets, channels, or bit-widths by resizing the SPRAM and adapting the parameter quantization.

Even in large-scale systems, the module maintains constant latency, making it ideal for real-time processing in EEG pipelines.

## **Behavioral Observations**

From simulation and waveform analysis:

- The enable signal triggers a read cycle from the SPRAM.
- The output samples appear on the next cycle (depending on the SPRAM's memory timing).

• Sample stability and synchronization are ensured through FSM handshaking.

# Additionally:

- The outputs remain valid and stable until the next enable pulse.
- Timing remains deterministic across all operating conditions.

# Real-Time Applicability

This module is highly optimized for real-time EEG analysis:

- LUT access is deterministic, eliminating timing uncertainty.
- No complex arithmetic or random number generation required at runtime.
- Seamless integration with the Parameter Calculation and Distance Comparison modules via synchronized control signals.

The low latency and constant timing behavior make it perfectly suited for wearable or embedded medical systems where responsiveness and power efficiency are critical.

## Conclusion

The MCMC Sample Generator achieves real-time probabilistic sampling through a LUT-based design, avoiding runtime computation and ensuring minimal, predictable latency. With a fixed access time of 16 clock cycles overall (8 eeg signals, 2 cycles for each), it provides fast, accurate samples derived from statistical parameters. Its design prioritizes efficiency, determinism, and scalability, making it a vital and robust component in the seizure detection accelerator architecture.

# Performance Analysis of the "Distance Calculation and Threshold Comparison" Module



# **Clock Cycle Performance**

This module operates in pipelined, multi-phase fashion with minimal latency:

• Distance Computation: 33 cycles

• Comparison: 1 cycle.

• Final Output Logic: 1 cycle.

## Total Latency:

Approximately 35 clock cycles from the moment valid samples arrive to the generation of the final seizure\_prediction output.

This latency is constant regardless of EEG stream length due to fixed input size (8+8 samples).

# Scalability

- Input size is fixed to 8 pairs → consistent and bounded performance.
- Design is scalable to support wider datapaths.
- Control signals and thresholds are accessible via global FSM ans APB, allowing dynamic reconfiguration without design modification.

The fixed input structure ensures predictable timing, even when integrated into larger pipelines.

## Conclusion

The Distance Calculation and Threshold Comparison module delivers low-latency, high-reliability detection logic that translates probabilistic signal behavior into actionable binary output. Its streamlined pipeline design ensures a consistent execution time of 35 clock cycles per evaluation, with configurable thresholds and logic type for adaptive sensitivity. This makes it a critical decision-making block in the seizure detection accelerator, combining speed, accuracy, and configurability in a hardware-efficient implementation.

# **Synthesis**

The synthesis process was carried out using Synopsys Design Vision, targeting the Tower TSL018 technology library. The design was synthesized with a 100 MHz clock constraint, corresponding to a clock period of 10 ns. These conditions were used for evaluating area, timing, and power consumption under realistic operational scenarios. The figure below illustrates the synthesized RTL schematic of the seizure\_top module. It shows the hierarchical structure of the design, including key submodules such as the Seizure Regfile and Seizure Core. The figure also highlights the interconnections between blocks, verifying correct integration and signal flow as intended in the top-level architecture.



# FloorPlan

The synthesized floorplan of the Seuzure Detection Accelerator illustrates the placement and routing of key functional blocks. The design is optimized to ensure minimal routing congestion and efficient area utilization. As shown in the figure below, the layout includes the main computational logic along with dedicated SRAM blocks for efficient storage and processing. A notable feature of this floorplan is the presence of three SRAM blocks. These SRAM blocks are used to store eeg signals and data for mcmc. The placement of these SRAM blocks is strategically optimized to minimize routing congestion and ensure efficient data access.



# Clock Tree Synthesis (CTS)

Clock Tree Synthesis (CTS) is a critical step in the physical design process to ensure proper clock distribution across the design. The goal of CTS is to minimize clock skew and ensure balanced clock propagation across all sequential elements. The figure below illustrates the synthesized clock tree structure for the Seizure Detection Accelerator. The clock tree is constructed using buffering and clock gating techniques to optimize power consumption and timing. The hierarchical structure ensures that all registers receive the clock signal with minimal skew, improving synchronization and timing closure. The yellow nodes represent clock buffers, while the red nodes indicate clock sinks (flip-flops or registers receiving the clock).



# Area, Static Power, and Timing Analysis

The area, power, and timing analysis of the project were obtained from the synthesis reports. These metrics are crucial for evaluating the design's efficiency in terms of hardware resource utilization, power consumption, and timing performance.

# Area Analysis

The synthesized design consists of 8317 total cells, including 6,593 combinational cells and 1525 sequential cells.

The detailed area breakdown is as follows:

Net Interconnect Area: 5482.19622 μm<sup>2</sup>

Total Cell Area: 19786.75 μm<sup>2</sup>

Total Design Area: 25268.942622 μm<sup>2</sup>

The area utilization is primarily influenced by the memory components, which are necessary for efficient data storage and speed for mcmc. The interconnect area accounts for routing overhead, ensuring proper communication between computational units.

# Static Power Analysis

The power report 22 provides an estimate of the dynamic and leakage power consumption. The power consumption is analyzed at a global operating voltage of 1.8V, with the following key observations:

total Dynamic Power: 12.4133 mW

Cell Internal Power: 11.819 mW (95% of total dynamic power)

Net Switching Power: 549.374 μW (5% of total dynamic power)

Cell Leakage Power: 463.5934 nW

From the breakdown, it is evident that memory cells contribute the most to power consumption, particularly in internal power dissipation. The net switching power is relatively low, indicating that the design has efficient clock gating and optimized switching activity. The cell leakage power remains minimal at 463.5934  $\,\mu$ W, ensuring low static power dissipation.

```
Global Operating Voltage = 1.8
Power-specific unit information:
Voltage Units = IV
Capacitance Units = 1.000000pf
Time Units = Ins
Dynamic Power Units = 1mW (derived from V,C,T units)
Leakage Power Units = 1pW

Attributes
-----
i - Including register clock pin internal power

Cell Internal Power = 11.8190 mW (95%)
Net Switching Power = 594.3740 uW (5%)
Total Dynamic Power = 12.4133 mW (100%)

Cell Leakage Power = 463.5934 nW

Internal Switching Leakage
Power Group Power Power
```

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | (  | § )     | Attrs |
|---------------|-------------------|--------------------|------------------|----------------|----|---------|-------|
| io pad        | 0.0000            | 0.0000             | 0.0000           | 0.0000         |    | 0.00%)  |       |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| black box     | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| clock network | 11.6076           | 1.0316e-02         | 6.1806e+03       | 11.6179        | (  | 93.59%) | i     |
| register      | 0.1042            | 1.8141e-02         | 1.8376e+05       | 0.1225         | (  | 0.99%)  |       |
| sequential    | 7.9556e-03        | 2.5208e-04         | 997.1720         | 8.2087e-03     | (  | 0.07%)  |       |
| combinational | 9.9274e-02        | 0.5657             | 2.7265e+05       | 0.6652         | (  | 5.36%)  |       |
| Total         | 11.8190 mW        | 0.5944 mW          | 4.6359e+05 pW    | 12.4138        | mW |         |       |

# Timing Analysis

The timing report provides insights into the longest critical path in the design, which determines the maximum clock frequency the system can operate at. From the timing report:

• Clock Delay: 5.00 ns (fall edge) and 10.00 ns (rise edge)

Data Arrival Time: 15.86 ns.Data Required Time: 9.90 ns.

• Slack (MET): -5.95 ns.

| clock CLK (rise edge)<br>clock network delay (ideal) | 10.00                        | 10.00                    |
|------------------------------------------------------|------------------------------|--------------------------|
| seizure_core/pc/std_calc_pos/DW_div_seq_full         | L/part_rem_reg_reg[7<br>0.00 | 1/CP (dfcrq4)<br>10.00 r |
| library setup time<br>data required time             | -0.10                        | 9.90<br>9.90             |
| data required time<br>data arrival time              |                              | 9.90<br>-15.86           |
| slack (VIOLATED)                                     |                              | -5.95                    |

## **Conclusion:**

The area, power, and timing reports indicate that the Seizure Detection Accelerator is well-optimized for hardware implementation. The SRAMs contribute significantly to both area and power, but they are necessary for handling high-throughput prediction accuracy. The design maintains low leakage power, and ensures stable operation within the defined clock cycle.

# Summary:

We embarked on this project out of curiosity about the process of implementing algorithms in hardware. Throughout the project, we were exposed to the world of machine learning applications, the challenges of designing and implementing algorithms, the various considerations that influence the choice of implementation methods, and, more generally, the realm of hardware systems.

We learned that there is a long journey from reading a paper that describes an algorithm's hardware implementation to actually realizing it. This journey is filled with designing components that are not detailed in the paper, choosing and integrating memories in non-trivial ways, incorporating optimizations, and understanding the trade-offs involved in such decisions. We experienced firsthand the practical meaning of trade-offs, a concept frequently introduced during academic studies but understood deeply only through practice.

We realized the importance of thorough planning before execution. The planning phase took longer than we expected and involved iterative changes and refinements before we wrote a single line of code.

We would like to highlight the excellent teamwork between us, which included effective collaboration and efficient division of tasks. Each of our strengths was reflected in our joint efforts, contributing to the success of the project. We also faced difficulties and challenges while working on the project due to the outbreak of the war, reserve duty ("Miluim"), and the tight work schedule that resulted from these circumstances. However, teamwork and friendship helped us overcome these challenges and successfully navigate through them.

Additionally, we would like to commend the guidance provided by our mentor Shahar Gino. His structured, approachable, and highly available support was invaluable throughout the project. He demonstrates great understanding of complex situations and fostered our ability to make independent decisions by presenting a range of considerations. The work methods and decision-making approaches we learned during their guidance are things we will carry forward in our professional journeys.

We also want to express our gratitude to Goel Samuel, the lab engineer, for his availability and assistance. His detailed explanations and answers to our questions were instrumental in overcoming challenges in critical stages.

This project provided us with invaluable insights into hardware implementation, practical problem-solving, and teamwork, all of which will serve us well in our future professional endeavors.

# Next steps:

Following the successful design, implementation, and performance validation of the seizure detection accelerator we now outline the next steps to advance the project toward full deployment and testing.

# **Post-Synthesis Optimization and Timing Closure**

All key modules have been synthesized and passed **layout integration**. The following steps will ensure readiness for real-world deployment:

- Conduct timing analysis across corner cases and process-voltage-temperature (PVT) variations.
- Apply place-and-route optimization to minimize critical path delays and ensure full timing closure under operational conditions.
- Evaluate **area and power consumption** across synthesized blocks to verify resource efficiency.

#### **Hardware Validation on FPGA**

- Map the synthesized design onto an **FPGA development board**.
- Perform hardware-in-the-loop (HIL) simulations with real or synthetic EEG data.
- Validate:
  - Real-time behavior.
  - Stability of the pipeline across continuous input.
  - Correct assertion of seizure prediction output in real-world test scenarios.

## **Software Integration**

Develop an embedded software interface for configuring thresholds via the APB.

## **System Testing with Full EEG Dataset**

- Run the system using a broader dataset of labeled EEG files (e.g., 256+ input vectors).
- Evaluate:
  - End-to-end detection latency.
  - Accuracy and sensitivity vs. simulation models.
  - False positive/negative rates in hardware vs. software reference implementation.

## **Packaging and Power Optimization:**

• Explore **ASIC implementation feasibility** using the completed layout as a baseline.

- Apply power gating, clock gating, and memory optimization techniques for wearable applications.
- Simulate power consumption in both idle and active seizure detection modes.

#### **Future Research and Extensions:**

- Extend the detection pipeline to support multi-channel EEG fusion for spatial seizure analysis.
- Replace the LUT-based MCMC with a hardware-friendly hybrid sampler to enable adaptive probabilistic modeling, like the design plan we designed.
- Investigate on-chip learning for patient-specific seizure profiling, using tunable parameters updated over time.

# References:

## 1. A Real-Time Wearable FPGA-based Seizure Detection Processor Using MCMC

 Bai, Y., Zhou, F., and Yang, Y. "A Real-Time Wearable FPGA-based Seizure Detection Processor Using MCMC." *IEEE Transactions on Biomedical Circuits and Systems*, 2020.

# 2. Markov Chain Monte Carlo (MCMC)

 Wikipedia Contributors. "Markov Chain Monte Carlo." Wikipedia, The Free Encyclopedia, 21 July 2001, https://en.wikipedia.org/wiki/Markov chain Monte Carlo.

#### 3. Gaussian Mixture Model (GMM)

 Wikipedia Contributors. "Mixture Model - Gaussian Mixture Model." Wikipedia, The Free Encyclopedia, <a href="https://en.wikipedia.org/wiki/Mixture model#Gaussian mixture model">https://en.wikipedia.org/wiki/Mixture model#Gaussian mixture model</a>.

## 4. AMBA Advanced Peripheral Bus (APB)

 Wikipedia Contributors. "Advanced Microcontroller Bus Architecture." Wikipedia, The Free Encyclopedia, https://en.wikipedia.org/wiki/Advanced Microcontroller Bus Architecture.

# 5. Metropolis-Hastings (MH) Algorithm

Wikipedia Contributors. "Metropolis—Hastings Algorithm." Wikipedia, The Free Encyclopedia,
 https://en.wikipedia.org/wiki/Metropolis%E2%80%93Hastings\_algorithm.

#### 6. Support Vector Machine (SVM)

 Wikipedia Contributors. "Support Vector Machine." Wikipedia, The Free Encyclopedia, 25 January 2025, https://en.wikipedia.org/wiki/Support vector machine.